# **GPU ARCHITECTURES AND PROGRAMMING**

## PROF. SOUMYAJIT DEY

Department of Computer Science and Engineering IIT Kharagpur

PRE-REQUISITES: Programming and Data Structure, Digital Logic, Computer architecture

INTENDED AUDIENCE: Computer Science, Electronics, Electrical Enga students

INDUSTRIES APPLICABLE TO: NVIDIA, AMD, Google, Amazon and most big-data companies

#### **COURSE OUTLINE:**

The course covers basics of conventional CPU architectures, their extensions for single instruction multiple data processing (SIMD) and finally the generalization of this concept in the form of single instruction multiple thread processing (SIMT) as is done in modern GPUs. We cover GPU architecture basics in terms of functional units and then dive into the popular CUDA programming model commonly used for GPU programming. In this context, architecture specific details like memory access coalescing, shared memory usage, GPU thread scheduling etc which primarily effect program performance are also covered in detail. We next switch to a different SIMD programming language called OpenCL which can be used for programming both CPUs and GPUs in a generic manner. Throughout the course we provide different architecture-aware optimization techniques relevant to both CUDA and OpenCL. Finally, we provide the students with detail application development examples in two well-known GPU computing scenarios.

#### **ABOUT INSTRUCTOR:**

Prof. Soumyajit Dey joined the dept. of CSE, IIT Kgp in May 2013.He worked at IIT Patna as assistant professor in CSE dept. from beginning of Spring 2012 to end of Spring 2013. He received a B.E. degree in Electronics and Telecommunication Engg. from Jadavpur University, Kolkata in 2004. He received an M.S. followed by PhD degree in Computer Science from Indian Institute of Technology, Kharagpur in 2007 and 2011 respectively.His research interests include 1) Synthesis and Verification of Safe,Secure and Intelligent Cyber Physical Systems, 2) Runtime Systems for Heterogeneous Platforms. More specifically, as part of his second research interest, he works on building GPGPU application scheduling frameworks considering both a) embedded real time applications, and b) GPGPU cluster level workloads. He has been successfully running a popular course titled "High Performance Parallel Programming" http://cse.iitkgp.ac.in/~soumya/hp3/hp3.html) in CSE IITKGP for the last three years jointly with Prof. Pralay Mitra.

### **COURSE PLAN:**

**Week** 1: Review of Traditional Computer Architecture – Basic five stage RISC Pipeline, Cache Memory, Register File, SIMD instructions

Week 2: GPU architectures - Streaming Multi Processors, Cache Hierarchy, The Graphics Pipeline

Week 3: Introduction to CUDA programming

Week 4: Multi-dimensional mapping of dataspace, Synchronization

Week 5: Warp Scheduling, Divergence

Week 6: Memory Access Coalescing

Week 7: Optimization examples : optimizing Reduction Kernels

Week 8: Optimization examples: Kernel Fusion, Thread and Block

Week 9: OpenCL basics

Week 10: OpenCL for Heterogeneous Computing

Week 11: Application Design: Efficient Neural Network Training/Inferencing

Week 12: Application Design: Efficient Neural Network Training/Inferencing (Contd.,)